

| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 1/46 |

# **CUSTOMER APPROVAL SHEET**

**CUSTOMER** 

MODEL A025CN05 V0

**CUSTOMER P/N** 

**CUSTOMER** 

Please sign here

**APPROVED** 

APPROVAL FOR SPECIFICATIONS AND CS SAMPLE (Spec. Ver. 0.3 )

**AUO** 

**Sales** PM **BU Head** 

\* Part No.: 97.02A49.000



| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 2/46 |

| Doc. version: | 0.3        |
|---------------|------------|
| Total pages:  | 46         |
| Date:         | 2010/12/24 |

# Product Specification 2.5" COLOR TFT-LCD MODULE

Model Name: A025CN05 V0

| Planned Lifetime:  | From | 2011/06 <b>To</b> 2012/12 |
|--------------------|------|---------------------------|
| Phase-out Control: | From | 2012/06 <b>To</b> 2012/12 |
| EOL Schedule:      |      | 2012/06                   |

- < > > Preliminary Specification
- < > Final Specification

Note: The content of this specification is subject to change without prior notice.

© 2008 AU Optronics
All Rights Reserved,
Do Not Copy.



| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 3/46 |

# Record of Revision

| Version | Revise Date | Page    | Content                                                                 |
|---------|-------------|---------|-------------------------------------------------------------------------|
| 0.0     | 2010/11/11  | all     | First draft                                                             |
| 0.1     | 2010/11/24  | 24      | Add Register table                                                      |
| 0.2     | 2010/12/22  | 6、42、43 | Modify pin assignment Update Outline drawing modify application circuit |
| 0.3     | 2010/12/25  | 42      | Modify Outline drawing FPC pin pitch                                    |
|         |             |         |                                                                         |
|         |             |         |                                                                         |
|         |             |         |                                                                         |
|         |             |         |                                                                         |



| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 4/46 |

# **Contents**

| A. Physical specifications                                       | 5  |
|------------------------------------------------------------------|----|
| B. Electrical specifications                                     | 6  |
| 1. Pin assignment                                                | 6  |
| 2. Absolute maximum ratings                                      | 10 |
| 3. Electrical characteristics                                    | 10 |
| 3.1 Typical operating conditions (GND=0V)                        | 10 |
| 3.2 Current characteristics (GND=0V)                             | 10 |
| 3.3 LED driving conditions                                       | 11 |
| 4. Input timing AC characteristic                                | 12 |
| a. Digital Signal AC Characteristic                              | 12 |
| b. UPS051 Timing conditions                                      | 13 |
| c. UPS052 Timing conditions                                      | 16 |
| d. CCIR656 Timing conditions                                     | 20 |
| 5. Serial control interface AC characteristic                    | 22 |
| 5.1 Timing chart                                                 | 22 |
| 5.2 The configuration of serial data at SDA terminal is at below | 23 |
| 5.3 Register table                                               | 24 |
| 5.4 Register description                                         | 25 |
| C. Optical Specification (Note1, Note 2 and Note 3)              | 34 |
| D. Reliability Test Items                                        | 38 |
| E. Packing form                                                  | 40 |
| F. Outline dimension                                             | 42 |
| G. Application note                                              | 43 |
| 1. Application circuit                                           | 43 |
| 2. Stand-by timing                                               | 44 |
| 3. Power on sequence                                             | 45 |
| 4. Power off sequence                                            | 46 |



| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 5/46 |

# A. Physical specifications

| NO. | ltem                       | Specification      | Remark |
|-----|----------------------------|--------------------|--------|
| 1   | Display resolution ( dot ) | 480(W) x 240(H)    |        |
| 2   | Active area ( mm )         | 50.88 x38.16       |        |
| 3   | Screen size (inch)         | 2.5 (Diagonal)     |        |
| 4   | Dot pitch (um)             | 106x159            |        |
| 5   | Color configuration        | R, G, B delta      |        |
| 6   | Overall dimension (mm)     | 57.48 x 48.51 x2.6 | Note 1 |
| 7   | Weight (g)                 | 10.9 typ           | Note 2 |
| 8   | Panel surface treatment    | Hard Coating / 3H  |        |

Note 1: Refer to F. Outline Dimension

Note 2: reference value(TBD)



| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 6/46 |

# **B. Electrical specifications**

## 1. Pin assignment

| Pin | in assign | IIIIEIII | I/O       |                                                             |        |
|-----|-----------|----------|-----------|-------------------------------------------------------------|--------|
| no  | Symbol    | I/O      | Structure | Description                                                 | Remark |
| 1   | VCOM      | I        | -         | Common electrode driving voltage                            |        |
| 2   | VGL       | С        | -         | Negative low power supply for gate driver output: -12.5V    |        |
| 3   | C4P       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 4   | C4M       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 5   | VGH       | С        | -         | Positive power supply for gate driver output: +12.5V        |        |
| 6   | FRP       | 0        | TYPE6     | Frame polarity output for VCOM                              |        |
| 7   | VCAC      | С        | -         | Define the amplitude of the VCOM swing                      |        |
| 8   | Vint3     | С        | -         | Intermediate voltage for charge Pump                        |        |
| 9   | C3P       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 10  | СЗМ       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 11  | Vint2     | С        | -         | Intermediate voltage for charge Pump                        |        |
| 12  | C2P       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 13  | C2M       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 14  | Vint1     | С        | -         | Intermediate voltage for charge Pump                        |        |
| 15  | C1P       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 16  | C1M       | С        | -         | Pins to connect capacitance for power circuitry             |        |
| 17  | PGND      | Р        | -         | Charge Pump Power GND                                       |        |
| 18  | PVDD      | Р        | -         | Charge Pump Power VDD                                       |        |
| 19  | DRV       | 0        | TYPE10    | Gate signal for the power transistor of the boost converter |        |
| 20  | LED+      | Р        | -         | For Led Anode voltage                                       |        |
| 21  | LED+      | Р        | -         | For Led Anode voltage                                       |        |
| 22  | FB        | P/I      | TYPE9     | Led Cathode and main boost regulator feedback input         |        |
| 23  | GND       | Р        | -         | Digital GND                                                 |        |
| 24  | GND       | Р        | -         | Digital GND                                                 |        |
| 25  | vcc       | Р        | -         | Digital power supply                                        |        |
| 26  | cs        | I        | TYPE5     | Serial communication chip select                            |        |
| 27  | SDA       | I/O      | TYPE3     | Serial communication data input/output                      |        |
| 28  | SCL       | I        | TYPE4     | Serial communication clock input                            |        |
| 29  | HSYNC     | I        | TYPE1     | Horizontal sync input                                       |        |

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 7/46 |

| 30 | VSYNC | ı | TYPE1 | Vertical sync input |  |
|----|-------|---|-------|---------------------|--|
| 31 | DCLK  | I | TYPE1 | Clock Input:        |  |
| 32 | D7    | I | TYPE1 | Data Input: MSB     |  |
| 33 | D6    | I | TYPE1 | Data Input:         |  |
| 34 | D5    | I | TYPE1 | Data Input:         |  |
| 35 | D4    | I | TYPE1 | Data Input:         |  |
| 36 | D3    | I | TYPE1 | Data Input:         |  |
| 37 | D2    | I | TYPE1 | Data Input:         |  |
| 38 | D1    | I | TYPE1 | Data Input:         |  |
| 39 | D0    | I | TYPE1 | Data Input: LSB     |  |

I : Input, O : Output, C : Capacitor, P : Power, D : Dummy

Note: Definition of scanning direction, Refer to figure as below:





| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 8/46 |

#### I/O Pin Structure:

Pull high/low resistor is  $\textbf{700k}\,\Omega$ 





| A025CN05 V0 Product Spec | Version | 0.3  |
|--------------------------|---------|------|
|                          | Page    | 9/46 |





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 10/46 |

# 2. Absolute maximum ratings

| Item                   | Symbol          | Condition | Min. | Max. | Unit                   | Remark              |
|------------------------|-----------------|-----------|------|------|------------------------|---------------------|
|                        | $V_{\text{CC}}$ | GND=0     | -0.5 | 7.0  | V                      |                     |
| Power voltage          | $PV_{DD}$       | PGND=0    | -0.5 | 7.0  | V                      |                     |
| Input signal voltage   | D0~D7           | -         | -0.3 | 3.6  | V                      |                     |
| Input signal voltage   | VCOM            | -         | -2.9 | 5.2  | V                      | VCOM DC Voltage     |
| Operating temperature  | Тора            | -         | 0    | 60   | $^{\circ}\!\mathbb{C}$ | Ambient temperature |
| Storage<br>temperature | Tstg            | -         | -25  | 70   | $^{\circ}\!\mathbb{C}$ | Ambient temperature |

## 3. Electrical characteristics

## 3.1 Typical operating conditions (GND=0V)

| Item           |            | Symbol           | Min.                | Тур.  | Max.             | Unit     | Remark      |
|----------------|------------|------------------|---------------------|-------|------------------|----------|-------------|
| Power Voltage  |            | $V_{CC}$         | 2.7                 | 3.3   | 3.6              | >        | Note 1      |
| 1 OWEI VOI     | lage       | PV <sub>DD</sub> | 3.0                 | 3.3   | 3.6              | ٧        | Note 1      |
| TFT-LCD Powe   | or Voltaga | VGH              | 11.0                | 12.5  | 14.0             | <b>V</b> | GND=PGND=0V |
| TFT-LCD FOWE   | er voltage | VGL              | -14.0               | -12.5 | -11.0            | ٧        | GND=PGND=0V |
| Output         | H Level    | V <sub>OH</sub>  | Vcc-0.4             | -     | Vcc              | <b>V</b> |             |
| Signal Voltage | L Level    | V <sub>OL</sub>  | GND                 | -     | GND+0.4          | V        |             |
| Input          | H Level    | $V_{IH}$         | 0.7xV <sub>CC</sub> | -     | $V_{CC}$         | V        |             |
| Signal Voltage | L Level    | $V_{IL}$         | GND                 | ı     | $0.3xV_{CC}$     | V        |             |
|                |            | $V_{CAC}$        |                     | 5.0   |                  | <b>V</b> | V           |
| VCOM Voltage   |            | V <sub>CDC</sub> |                     | TBD   |                  | ٧        | V           |
| DRV output     | voltage    | $V_{DRV}$        | 0                   | _     | PV <sub>DD</sub> | V        | V           |

Note 1: A build-in power on reset circuit for  $PV_{DD}$  and  $V_{CC}$  is provided within the integrated LCD driver IC.

# 3.2 Current characteristics (GND=0V)

| Parameter                          | Symbol                     | Condition              | Min. | Тур.     | Max. | Unit | Remark                    |
|------------------------------------|----------------------------|------------------------|------|----------|------|------|---------------------------|
| Input Current for V <sub>CC</sub>  | I <sub>VCC</sub> (Pin 26)  | V <sub>CC</sub> =3.3V  | 1    | 0.1(TBD) | 0.3  | mA   | Note 1                    |
| Input Current for PV <sub>DD</sub> | I <sub>PVDD</sub> (Pin 19) | PV <sub>DD</sub> =3.3V |      | 4(TBD)   | 8    | mA   | Note 1                    |
| Output                             | H Level                    | IOH                    | -    | -10(TBD) | -    | mA   |                           |
| current                            | L Level                    | IOL                    | -    | -10(TBD) | -    | mA   |                           |
| Analog stand by current            | I <sub>PVDD</sub>          | PV <sub>DD</sub> =3.3V | -    | _        |      | uA   | Digital pin is<br>stopped |

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 11/46 |

| Digital stand<br>by current | I <sub>vcc</sub> | V <sub>CC</sub> =3.3V         | - | -      | uA |  |
|-----------------------------|------------------|-------------------------------|---|--------|----|--|
| DRV output current          | I <sub>DRV</sub> | $V_{CC} = 3.0V$<br>DRV = 0.7V | - | 5(TBD) | mA |  |

Note 1: Use UPS052 mode and  $F_{DCLK}$ =24.54MHz, other registers are default setting.

## 3.3 LED driving conditions

| Parameter   | Symbol         | Min. | Тур.     | Max. | Unit | Remark |
|-------------|----------------|------|----------|------|------|--------|
| LED current | IL             |      | 25(TBD)  |      | mA   |        |
| LED voltage | V <sub>L</sub> | -    | 6.4(TBD) |      | V    |        |



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 12/46 |

# 4. Input timing AC characteristic

# a. Digital Signal AC Characteristic

| Parameter        | Symbol    | Min.                | Тур.                | Max.            | Unit.               |
|------------------|-----------|---------------------|---------------------|-----------------|---------------------|
| DCLK duty cycle  | Tcwh/Tcwl | 40                  | 50                  | 60              | % t <sub>DCLK</sub> |
| VSYNC setup time | Tvst      | 12                  | -                   | -               | ns                  |
| VSYNC hold time  | Tvhd      | 12                  | -                   | -               | ns                  |
| HSYNC setup time | Thst      | 12                  | -                   | -               | ns                  |
| HSYNC hold time  | Thhd      | 12                  | -                   | -               | ns                  |
| Data set-up time | Tdsu      | 12                  | -                   | =               | ns                  |
| Data hold time   | Tdhd      | 12                  | -                   | =               | ns                  |
| HSYNC width      | Thsw      | 1                   | 1                   | 254             | t <sub>DCLK</sub>   |
| VSYNC width      | Tvsw      | 1 t <sub>DCLK</sub> | 1 t <sub>DCLK</sub> | 6t <sub>⊢</sub> |                     |





| A025CN05 V0 Product Spec | Version | 0.3   |  |
|--------------------------|---------|-------|--|
|                          | Page    | 13/46 |  |

#### b. UPS051 Timing conditions

| Parameter |                | Symbol | Min.                   | Тур.                               | Max.                                | Unit. | Remark            |              |   |  |
|-----------|----------------|--------|------------------------|------------------------------------|-------------------------------------|-------|-------------------|--------------|---|--|
| D         | CLK Frequency  |        | 1/t <sub>DCLK</sub>    | 8.1                                | 9.7                                 | 11.3  | MHz               |              |   |  |
|           | Period         |        | t <sub>H</sub>         | 572                                | 617                                 | 695   | t <sub>DCLK</sub> |              |   |  |
|           | Display peri   | od     | <b>t</b> <sub>hd</sub> |                                    | 480                                 |       | t <sub>DCLK</sub> |              |   |  |
| HSYNC     | Back porc      | h      | t <sub>hbp</sub>       | 84                                 | 100                                 | 115   | t <sub>DCLK</sub> | Note 1       |   |  |
|           | Front porc     | h      | t <sub>hfp</sub>       | t <sub>H</sub>                     | - t <sub>hd</sub> - t <sub>ht</sub> | р     | t <sub>DCLK</sub> |              |   |  |
|           | Pulse widt     | h      | t <sub>hsw</sub>       | 1 1 96                             |                                     |       | t <sub>DCLK</sub> |              |   |  |
|           | Period         | Odd    | t <sub>V</sub> 247.5   |                                    | 262.5                               | 277.5 | t <sub>H</sub>    |              |   |  |
|           | 1 chod         | Even   | · ·                    | 247.0                              | 202.5                               | 211.0 | <b>4</b> H        |              |   |  |
|           | Display period | Odd    | $t_{vd}$               | 240                                |                                     |       | t <sub>H</sub>    |              |   |  |
|           | Bisplay period | Even   |                        |                                    |                                     |       |                   |              | ч |  |
| VSYNC     | Back porch     | Odd    | t <sub>vbp</sub>       | 6                                  | 13                                  | 21    | t <sub>H</sub>    | Note 2, 3, 4 |   |  |
| VOTINO    | Buck porch     | Even   | •vbp                   | 6.5 13.5                           |                                     | 21.5  | ч                 | Note ∠, 3, 4 |   |  |
|           | Front porch    | Odd    | . t <sub>∨fp</sub>     | $t_{\sf V}-t_{\sf Vd}-t_{\sf Vbp}$ |                                     |       | t <sub>H</sub>    |              |   |  |
|           | Tront poron    | Even   | •vīp                   |                                    |                                     | ър    | ч                 |              |   |  |
|           | Pulse width    | Odd    | t <sub>vsw</sub>       |                                    | 1t <sub>⊢</sub>                     |       |                   |              |   |  |
|           | i dioc Width   | Even   | •VSW                   |                                    | Iτ <sub>H</sub>                     | I LH  |                   |              |   |  |

- Note 1: UPS051 Horizontal back porch time (t<sub>hbp</sub>) is adjustable by setting register DDL; requirement of minimum back porch time and minimum front porch time must be satisfied.
- Note 2: UPS051 Vertical back porch time ( $t_{vbp}$ ) is adjustable by setting register HDL; requirement of minimum back porch time and minimum front porch time must be satisfied.
- Note 3: Both interlace and non-interlace mode can be accepted.
- Note 4: AUO suggests frame rate at least 50 Hz to get the better display quality.



Fig.1 UPS051 Input Horizontal Timing Chat

| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 14/46 |

Invalid Data (479 \ 480 ŋ М **UPS051 Input Horizontal Data Sequence** r  $_{\Omega}$  $\simeq$ ŋ М tu-thbo+tha+thfo ŋ 4 \ 5 \ 6 \  $\approx$ **-**• • • • • • • М  $\simeq$ ŋ М  $\simeq$ М  $\simeq$ Invalid Data r Ç  $\approx$ t hsw Line 1,3,5..239 Line 2,4,6..240 HSYNC HSYNC DC! K DATA



| A025CN05 V0 Product Spec | Version | 0.3   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 15/46 |  |  |

Fig.3 UPS051 Input Vertical Timing Chat





| A025CN05 V0 Product Spec | Version | 0.3   |  |
|--------------------------|---------|-------|--|
|                          | Page    | 16/46 |  |

# c. UPS052 Timing conditions

#### c - 1. UPS052 (320 mode 24.55MHz) timing specifications

| Parameter |                | Symbol | Min.                    | Тур.                                                | Max.            | Unit.             | Remark            |            |
|-----------|----------------|--------|-------------------------|-----------------------------------------------------|-----------------|-------------------|-------------------|------------|
| DCLK Fr   | equency        |        | 1/t <sub>DCLK</sub>     | 20.47                                               | 24.55           | 28.66             | MHz               |            |
|           | Period         |        | t <sub>H</sub>          | 1524                                                | 1560            | 1647              | t <sub>DCLK</sub> |            |
|           | Display per    | iod    | t <sub>hd</sub>         |                                                     | 1280            |                   | t <sub>DCLK</sub> |            |
| HSYNC     | Back porc      | h      | t <sub>hbp</sub>        | 236                                                 | 252             | 267               | t <sub>DCLK</sub> |            |
|           | Front porc     | h      | t <sub>hfp</sub>        | t <sub>H</sub> - t <sub>hd</sub> - t <sub>hbp</sub> |                 | t <sub>DCLK</sub> |                   |            |
|           | Pulse wid      | th     | t <sub>hsw</sub>        | 1 1 96                                              |                 | t <sub>DCLK</sub> |                   |            |
|           | Period         | Odd    | t <sub>V</sub>          | 247.5                                               | 262.5           | 277.5             | t <sub>H</sub>    |            |
|           | 1 enou         | Even   | t <sub>V</sub>          | 247.5                                               | .47.5 202.5     |                   | чн                |            |
|           | Display period | Odd    | t <sub>vd</sub>         |                                                     | 240             |                   | t <sub>H</sub>    |            |
|           | Display period | Even   | <b>L</b> ∨d             |                                                     | 240             |                   | Ч                 |            |
| VSYNC     | Back porch     | Odd    | <b>+</b> .              | 6                                                   | 13              | 21                | t <sub>⊢</sub>    | Note 1, 2  |
| 001110    | Back porch     | Even   | t <sub>vbp</sub>        | 6.5                                                 | 13.5            | 21.5              | чн                | 11010 1, 2 |
|           | Front porch    | Odd    | +                       |                                                     | + . +           |                   | <b>t</b>          |            |
|           | From porch     | Even   | <b>t</b> <sub>vfp</sub> | $t_{ m V}-t_{ m vd}-t_{ m vk}$                      |                 | bp<br>            | t <sub>H</sub>    |            |
|           | Pulse width    | Odd    |                         |                                                     | 1t <sub>⊢</sub> |                   |                   |            |
|           | i dise widili  | Even   | t <sub>vsw</sub>        |                                                     | · H             |                   |                   |            |

Note 1: AUO suggests frame rate at least 50 Hz to get the better display quality.

Note 2: Both interlace and non-interlace mode can be accepted.

#### c - 2. UPS052 (360 mode 27MHz) timing specifications

|         | Parameter      |      | Symbol                 | Min.                                                | Тур. | Max.  | Unit.             | Remark    |
|---------|----------------|------|------------------------|-----------------------------------------------------|------|-------|-------------------|-----------|
| DCLK Fr | equency        |      | 1/t <sub>DCLK</sub>    | 22.5                                                | 27   | 31.5  | MHz               |           |
|         | Period         |      | t <sub>H</sub>         | 1684                                                | 1716 | 1807  | t <sub>DCLK</sub> |           |
|         | Display per    | iod  | t <sub>hd</sub>        |                                                     | 1440 |       | t <sub>DCLK</sub> |           |
| HSYNC   | Back porc      | h    | t <sub>hbp</sub>       | 236                                                 | 252  | 267   | t <sub>DCLK</sub> |           |
|         | Front porch    |      | t <sub>hfp</sub>       | t <sub>H</sub> - t <sub>hd</sub> - t <sub>hbp</sub> |      |       | t <sub>DCLK</sub> |           |
|         | Pulse width    |      | t <sub>hsw</sub>       | 1                                                   | 1    | 96    | t <sub>DCLK</sub> |           |
| VSYNC   | Dariad         | Odd  | 4                      | 247.5                                               | 262  | 277.5 | 4                 | Note 1, 2 |
|         | Period         | Even | t <sub>V</sub>         | 247.5                                               |      | 211.5 | t <sub>H</sub>    |           |
|         | Disalassasiad  | Odd  | 1                      |                                                     | 240  |       |                   |           |
|         | Display period | Even | <b>t</b> √d            | t <sub>vd</sub>                                     |      |       | t <sub>H</sub>    |           |
|         | Back porch     | Odd  | 4                      | 6                                                   | 13   | 21    | +                 |           |
|         | васк рогоп     | Even | $\mathbf{t}_{vbp}$     | 6.5                                                 | 13.5 | 21.5  | t <sub>H</sub>    |           |
|         | Front norch    | Odd  | +                      | + + +                                               |      | +     |                   |           |
|         | Front porch    | Even | $\mathbf{t}_{\sf vfp}$ | $\mathrm{t_{V}}-\mathrm{t_{vd}}-\mathrm{t_{vbp}}$   |      |       | t <sub>H</sub>    |           |



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 17/46 |

| Dula a vii dth | Odd  |                  | 11  |  |  |
|----------------|------|------------------|-----|--|--|
| Pulse width    | Even | L <sub>VSW</sub> | ΙtΗ |  |  |

Note 1: AUO suggests frame rate at least 50 Hz to get the better display quality.

Note 2: Both interlace and non-interlace mode can be accepted.



| A025CN05 V0 Product Spec | Version | 0.3   |  |
|--------------------------|---------|-------|--|
|                          | Page    | 18/46 |  |

Fig.4 UPS052 Input Horizontal Timing Chart





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 19/46 |

Fig.5 UPS052 Input Vertical Timing Chart





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 20/46 |

#### d. CCIR656 Timing conditions

d - 1. CCIR656 timing specifications



## **CCIR656 Data input format**

Example:

H control signal =1 at EAV;

H control signal =0 at SAV;



#### d-2. CCIR656 decoding

FF 00 00 XY signals are involved with HSYNC, VSYNC and Field

XY encode following bits:

F=field select

V=indicate vertical blanking

H=1 if EAV else 0 for SAV

P3-P0=protection bits

 $P3=V\oplus H$   $P2=F\oplus H$   $P1=F\oplus V$   $P0=F\oplus V\oplus H$ 

**⊕represents the exclusive-OR function.** 

Control is provided through "End of Video" (EAV) and "Start of Video" (SAV) timing references. Horizontal blanking section consists of repeating pattern 80 10 80 10

| XY      |    |    |    |    |    |    |         |  |
|---------|----|----|----|----|----|----|---------|--|
| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0(LSB) |  |
| 1       | F  | V  | Н  | P3 | P2 | P1 | P0      |  |



| A025CN05 V0 Product Spec | Version | 0.3   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 21/46 |  |  |

#### d- 3. CCIR656 to RGB conversion

R=1.164 (Y-16) +1.596(Cr-128)

G=1.164 (Y-16) -0.813(Cr-128)-0.392(Cb-128)

B=1.164 (Y-16) +2.017(Cb-128)

#### d- 4. CCIR656 Vertical Timing Format (NTSC)



| Line    | F | V | Н     | Н     |
|---------|---|---|-------|-------|
| Number  | Г | V | (EAV) | (SAV) |
| 1-3     | 1 | 1 | 1     | 0     |
| 4-22    | 0 | 1 | 1     | 0     |
| 23-262  | 0 | 0 | 1     | 0     |
| 263-265 | 0 | 1 | 1     | 0     |
| 266-285 | 1 | 1 | 1     | 0     |
| 286-525 | 1 | 0 | 1     | 0     |

|   | F          | Н   | V            |
|---|------------|-----|--------------|
| 1 | Even Field | EAV | Blanking     |
| 0 | Odd Field  | SAV | Active Video |

Note: After setting CCIR656 vertical timing value, the frame might be shift. AUO suggests to set the register R5 = "04h", then the frame should be fulled.



| A025CN05 V0 Product Spec | Version | 0.3   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 22/46 |  |  |

#### 5. Serial control interface AC characteristic



| 977 77 -                     |                  |     |         |     |      |
|------------------------------|------------------|-----|---------|-----|------|
| ltem                         | Symbol           | Min | Typical | Max | Unit |
| CS input setup Time          | t <sub>S0</sub>  | 50  | -       | -   | ns   |
| Serial data input setup Time | t <sub>S1</sub>  | 50  | -       |     | ns   |
| CS input hold Time           | t <sub>H0</sub>  | 50  | -       | -   | ns   |
| Serial data input hold Time  | t <sub>H1</sub>  | 50  | -       | -   | ns   |
| SCL pulse low width          | t <sub>WL1</sub> | 50  | -       | -   | ns   |
| SCL pulse high width         | t <sub>WH1</sub> | 50  | -       | -   | ns   |
| CS pulse high width          | t <sub>W2</sub>  | 400 | -       | _   | ns   |

#### 5.1 Timing chart



- 1. Each serial command consists of 16 bits of data which is loaded one bit a time at the rising edge of serial clock SCL.
- 2. Command loading operation starts from the falling edge of CS and is completed at the next rising edge of CS.
- The serial control block is operational after power on reset, but commands are established by the VSYNC signal. If command is transferred multiple times for the same register, the last command before the VSYNC signal is valid.
- 4. If less than 16 bits of SCL are input while CS is low, the transferred data is ignored.
- 5. If 16 bits or more of SCL are input while CS is low, the previous 16 bits of transferred data after the falling edge of CS pulse are valid data.
- 6. Serial block operates with the SCL clock.
- 7. Serial data can be accepted in the standby (power save) mode.

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 23/46 |

# 5.2 The configuration of serial data at SDA terminal is at below

|   | MSB |     |      |    |     |      |    |    |    |    |    |    |    |    |    | LSB |
|---|-----|-----|------|----|-----|------|----|----|----|----|----|----|----|----|----|-----|
| Ī | А3  | A2  | A1   | A0 | R/W | D10  | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| - |     | Add | ress |    | R/W | DATA |    |    |    |    |    |    |    |    |    |     |





#### Read Mode: R/W bit is set to 1





| A025CN05 V0 Product Spec | Version | 0.3   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 24/46 |  |  |

#### 5.3 Register table

- When GRB is low, all registers reset to default values
- Serial commands are executed at next VSYNC signal
- () is default

| No         | Address | D10 | D9                                    | D8    | D7               | D6    | D5                                      | D4          | D3    | D2          | D1       | D0        |
|------------|---------|-----|---------------------------------------|-------|------------------|-------|-----------------------------------------|-------------|-------|-------------|----------|-----------|
| -          |         |     |                                       |       |                  |       |                                         |             | GRB   | STB         | SHDB     | SHCB      |
| R0         | 0x0     | X   | Х                                     | Х     | X                | Х     | Χ                                       | X           | (1)   | (1)         | (0)      | (1)       |
| R1         | 0x2     | Х   | Х                                     | Х     | Х                | Х     |                                         | SWD         | ( · / | DITHB       | PFON     | DAST      |
| 111        | UXZ     | ^   |                                       |       |                  |       |                                         | (000)       |       | (0)         | (0)      | (1)       |
| R2         | 0x4     | Х   | Х                                     | Х     | Х                | Х     | Х                                       | Х           | FPOL  | Х           | UD       | SHL       |
|            |         |     |                                       |       |                  |       |                                         |             | (0h)  |             | (1)      | (1h)      |
| R3         | 0x6     | Х   | Х                                     | Χ     | Х                | Х     | Х                                       | PALM        | PAL   |             | SEL      |           |
|            |         |     |                                       |       |                  |       |                                         | (0)         | (0)   | 551         | (001)    |           |
| R4         | 8x0     | Х   | Х                                     | Х     | Х                | Х     | Χ                                       |             |       | DDL         |          |           |
|            |         |     |                                       |       |                  |       |                                         |             |       | (00h)<br>HI | <u> </u> |           |
| R5         | 0xa     | Х   | Х                                     | Х     | Х                | Х     |                                         | RAD<br>(00) |       |             | 00)      |           |
| <b>D</b> 0 | •       |     |                                       |       |                  |       |                                         | i i         |       | 1           | VCSL     |           |
| R6         | 0xc     | Х   | Х                                     | Χ     | Х                | Х     | Χ                                       | Х           | Х     |             | (110)    |           |
| R7         | 0xe     | Х   | Х                                     | Х     | Х                | Х     | Х                                       | GAMSEL      | Х     | VLNC        | AVGY     | DMDA      |
| IN/        | OXE     | ^   | ^                                     | ^     | ^                | ^     | ^                                       | (0)         | ^     | (0)         | (1)      | (1)       |
| T0         | 0x1     | Х   | Х                                     | Х     | AVDDADJ PDTY FBV |       |                                         | ` , ′       |       |             |          |           |
| . •        | OX I    |     |                                       |       |                  | (000) |                                         | (00)        |       |             |          |           |
| T1         | 0x3     | Х   | Χ                                     | Х     | Х                | AVG   | Х                                       | T352        |       | COI         |          |           |
|            |         |     |                                       |       |                  | (0)   |                                         | (0)         |       | (10         | 00)      |           |
| T2         | 0x5     | Х   | Х                                     | Χ     | Х                | VDCEN |                                         |             | VCON  |             |          |           |
|            |         |     |                                       |       |                  | (0)   | (0) (20h)                               |             |       |             |          |           |
| T3         | 0x7     | Х   | Х                                     | Χ     | Х                |       | BRADJ<br>(40h)                          |             |       |             |          |           |
|            |         |     |                                       |       |                  |       |                                         |             |       | I           | \A/N I   | CE.       |
| T4         | 0x9     | Х   | Х                                     | Х     | Х                | Х     | Х                                       | Х           | Х     | Х           | WN:      | SEL<br>0) |
|            |         |     | · · · · · · · · · · · · · · · · · · · | · · · |                  | SAT   |                                         |             |       | HI          | JE (U    | 0)        |
| T5         | 0xb     | Х   | Х                                     | Х     |                  | (8h)  |                                         |             |       | (8          |          |           |
| T6         | Ovd     | Х   | Х                                     | Х     | CHSL             | Х     | 1 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |             |       | VERSIO      |          |           |
| 10         | 0xd     | ^   | ^                                     | ^     | (0)              | ^     |                                         | (01)        |       | (10         | 00)      |           |



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 25/46 |

#### 5.4 Register description

#### R0:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3  | D2  | D1   | D0   |
|----|---------|-----|-----|----|----|----|----|----|----|-----|-----|------|------|
| R0 | 0x0     | ʻhd | Χ   | Χ  | Х  | Х  | Х  | Х  | Х  | GRB | STB | SHDB | SHCB |
|    |         |     |     |    |    |    |    |    |    | (1) | (1) | (0)  | (1)  |

#### SHCB: Shut down charge pump setting

| D0 | Function                              |
|----|---------------------------------------|
| 0  | Charge pump will be shut down         |
| 1  | Charge pump normal operating, default |

#### SHDB: Shut down PWM control circuit setting

| D1 | Function                                       |
|----|------------------------------------------------|
| 0  | PWM control circuit will be shut down, default |
| 1  | PWM control circuit normal operating           |

#### STB: Standby mode setting

| D2 | Function                                                             |
|----|----------------------------------------------------------------------|
| 0  | Timing controller, source driver and DC-DC converter is off, and all |
|    | outputs are High-Z                                                   |
| 1  | normal operating, default                                            |

#### GRB: Global reset for 3-wire registers

| D3 | Function                                                   |
|----|------------------------------------------------------------|
| 0  | The controller is resets, the charge pump and DCDC is off. |
|    | Reset all register to default value.                       |
| 1  | normal operating, default                                  |

#### R1:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5  | D4    | D3    | D2   | D1   | D0  |
|----|---------|-----|-----|----|----|----|----|-----|-------|-------|------|------|-----|
| R1 | 0x2     | ʻh1 | Х   | Χ  | Х  | Х  | Χ  | SWD |       | DITHB | PFON | DAST |     |
|    |         |     |     |    |    |    |    |     | (000) |       | (0)  | (0)  | (1) |

#### DAST: Select Delta or Stripe mode for data arrangement

| D0 | Function                   |  |  |  |  |  |
|----|----------------------------|--|--|--|--|--|
| 0  | Select stripe mode         |  |  |  |  |  |
| 1  | Select delta mode, default |  |  |  |  |  |

Remark: Disable this function in UPS051 mode and 280x222 mode



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 26/46 |

#### PFON: Pre-filtering setting

| D1 | Function                |  |  |  |  |  |  |
|----|-------------------------|--|--|--|--|--|--|
| 0  | Pre-filter off, default |  |  |  |  |  |  |
| 1  | Pre-filter on           |  |  |  |  |  |  |

Remark: Disable this function in UPS051 mode

DITHB: Dithering on/off setting

| D2 | Function                                                                     |
|----|------------------------------------------------------------------------------|
| 0  | Dithering on, (8-bits resolution), default                                   |
| 1  | Dithering off, (6-bits resolution, truncation last 2-bits of the input data) |

SWD: Control and switch the relationship between the R, G, B and outputs. This switch-able function is useful to match different types of color filters

| DIE-21    | Output(n=0 to 159) |      |      |           |  |  |  |  |  |  |
|-----------|--------------------|------|------|-----------|--|--|--|--|--|--|
| D[5:3]    | 3n+1               | 3n+2 | 3n+3 |           |  |  |  |  |  |  |
| 000       | R                  | G    | В    | Odd Line  |  |  |  |  |  |  |
| (Default) | G                  | В    | R    | Even Line |  |  |  |  |  |  |
| 001       | G                  | В    | R    | Odd Line  |  |  |  |  |  |  |
| 001       | В                  | R    | G    | Even Line |  |  |  |  |  |  |
| 01X       | В                  | R    | G    | Odd Line  |  |  |  |  |  |  |
| UIX       | R                  | G    | В    | Even Line |  |  |  |  |  |  |
| 100       | G                  | В    | R    | Odd Line  |  |  |  |  |  |  |
| 100       | R                  | G    | В    | Even Line |  |  |  |  |  |  |
| 101       | В                  | R    | G    | Odd Line  |  |  |  |  |  |  |
| 101       | G                  | В    | R    | Even Line |  |  |  |  |  |  |
| 11X       | R                  | G    | В    | Odd Line  |  |  |  |  |  |  |
| 117       | В                  | R    | G    | Even Line |  |  |  |  |  |  |

Remark: Disable this function in UPS051 mode

#### **R2**:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3   | D2 | D1  | D0  |
|----|---------|-----|-----|----|----|----|----|----|----|------|----|-----|-----|
| R2 | 0x4     | 'h3 | Х   | Х  | Х  | Х  | Х  | Х  | Х  | FPOL | Х  | UD  | SHL |
|    |         |     |     |    |    |    |    |    |    | (0)  |    | (1) | (1) |

#### SHL: Horizontal scan direction setting

| D0 | Function                    |  |  |  |  |  |  |
|----|-----------------------------|--|--|--|--|--|--|
| 0  | Right to left scan.         |  |  |  |  |  |  |
| 1  | Left to right scan, default |  |  |  |  |  |  |



| A025CN05 V0 Product Spec | Version | 0.3   |  |  |  |
|--------------------------|---------|-------|--|--|--|
|                          | Page    | 27/46 |  |  |  |

#### UD: Vertical scan direction setting

| D1 | Function                 |  |  |  |  |  |  |  |
|----|--------------------------|--|--|--|--|--|--|--|
| 0  | Down to up scan.         |  |  |  |  |  |  |  |
| 1  | Up to down scan, default |  |  |  |  |  |  |  |

#### FPOL: Control FRP is inverted or not

| D3 | Function                                                                 |
|----|--------------------------------------------------------------------------|
| 0  | The FRP polarity the same as FRP, is negative at the first line, default |
| 1  | The FRP polarity will be inverted                                        |

#### R3:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4   | D3  | D2   | D1 | D0 |
|----|---------|-----|-----|----|----|----|----|----|------|-----|------|----|----|
| R3 | 0x6     | ʻh1 | Χ   | Х  | Χ  | Χ  | Х  | Χ  | PALM | PAL | SEL  |    |    |
|    |         |     |     |    |    |    |    |    | (0)  | (0) | (1h) |    |    |

#### SEL: Input data timing format selection

| D[2:0] | Data input format | Operating frequency |
|--------|-------------------|---------------------|
| 000    | UPS051            | 9.7 MHz             |
| 001    | UPS052            | 24.54 MHz(Default)  |
| 010    | UPS052            | 27 MHz              |
| 011    | YUV (mode A)      | 24.54 MHz           |
| 100    | YUV (mode A)      | 27 MHz              |
| 101    | YUV (mode B)      | 24.54 MHz           |
| 110    | YUV (mode B)      | 27 MHz              |
| 111    | CCIR_656          | 27 MHz              |

Remark: YUV mode A: Data sequence are "Cb\_Y\_Cr\_Y...".

YUV mode B: Data sequence are "Cr\_Y\_Cb\_Y...".

PAL: Select NTSC or PAL interface mode

| D3 | Function                            |
|----|-------------------------------------|
| 0  | Select NTSC interface mode, default |
| 1  | Select PAL interface mode           |

Remark: Disable this function in UPS051 mode

#### PALM: Select skip method in PAL mode interface

| D4 | Function                   |
|----|----------------------------|
| 0  | Vertical line 280, default |
| 1  | Vertical line 288          |

Remark: Disable this function in UPS051 mode



| A025CN05 V0 Product Spec | Version | 0.3   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 28/46 |  |  |

#### R4:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2   | D1 | D0 |
|----|---------|-----|-----|----|----|----|----|----|----|----|------|----|----|
| R4 | 0x8     | ʻh0 | Х   | Х  | Х  | Х  | Х  | Х  |    |    | DDL  |    |    |
|    |         |     |     |    |    |    |    |    |    |    | (0h) |    |    |

#### DDL: Select the data delay timing, normally pulled low.

| D[4:0] | NO.        | D[4:0] | NO. |
|--------|------------|--------|-----|
| 00000  | 0(Default) | 10000  | -1  |
| 00001  | +1         | 10001  | -2  |
| 00010  | +2         | 10010  | -3  |
| 00011  | +3         | 10011  | -4  |
| 00100  | +4         | 10100  | -5  |
| 00101  | +5         | 10101  | -6  |
| 00110  | +6         | 10110  | -7  |
| 00111  | +7         | 10111  | -8  |
| 01000  | +8         | 11000  | -9  |
| 01001  | +9         | 11001  | -10 |
| 01010  | +10        | 11010  | -11 |
| 01011  | +11        | 11011  | -12 |
| 01100  | +12        | 11100  | -13 |
| 01101  | +13        | 11101  | -14 |
| 01110  | +14        | 11110  | -15 |
| 01111  | +15        | 11111  | -16 |

#### R5:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5      | D4 | D3  | D2 | D1 | D0 |
|----|---------|-----|-----|----|----|----|----|---------|----|-----|----|----|----|
| R5 | 0xa     | ʻh0 | Х   | Х  | Х  | Х  | Х  | FRAD    |    | HDL |    |    |    |
|    |         |     |     |    |    |    |    | (0h) (0 |    | h)  |    |    |    |

#### HDL: Select the Data delay timing, normally pulled low.

| D[3:0] | NO.        | D[3:0] | NO. |
|--------|------------|--------|-----|
| 0000   | 0(Default) | 1000   | +8  |
| 0001   | +1         | 1001   | -1  |
| 0010   | +2         | 1010   | -2  |
| 0011   | +3         | 1011   | -3  |
| 0100   | +4         | 1100   | -4  |
| 0101   | +5         | 1101   | -5  |
| 0110   | +6         | 1110   | -6  |



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 29/46 |

| 0111 | +7 | 1111 | -7 |
|------|----|------|----|
|      |    |      |    |

#### FRAD: Odd frame or Even frame advance select, default low.

| D[5:4] | Advance Frame | Notes                            |
|--------|---------------|----------------------------------|
| 00     | Default       | Odd/Even frame Tstv are the same |
| 01     | Odd Frame     | Even frame Tstv = HDL setting +1 |
| 10     | Even Frame    | Odd frame Tstv = HDL setting +1  |

Remark: This function is enable in SEL[2:0]="111" mode

#### R6:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0 |
|----|---------|-----|-----|----|----|----|----|----|----|----|----|------|----|
| R6 | 0xc     | ʻh6 | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Χ  |    | VCSL |    |
|    |         |     |     |    |    |    |    |    |    |    |    | (6h) |    |

#### VCSL: VCAC level selection (deviation +/-0.1V)

| D[2] | D[1] | D[0] | Voltage | D[2] | D[1] | D[0] | Voltage       |
|------|------|------|---------|------|------|------|---------------|
| 0    | 0    | 0    | 4.4V    | 1    | 0    | 0    | 4.8V          |
| 0    | 0    | 1    | 4.5V    | 1    | 0    | 1    | 4.9V          |
| 0    | 1    | 0    | 4.6V    | 1    | 1    | 0    | 5.0V(Default) |
| 0    | 1    | 1    | 4.7V    | 1    | 1    | 1    | 5.1V          |

Remark: VCAC is restrained by VDD2

#### R7:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4     | D3 | D2   | D1   | D0   |
|----|---------|-----|-----|----|----|----|----|----|--------|----|------|------|------|
| R7 | 0xe     | ʻh3 | Χ   | Х  | Х  | Х  | Х  | Х  | GAMSEL | Х  | VLNC | AVGY | DMDA |
|    |         |     |     |    |    |    |    |    | (0)    |    | (0)  | (1)  | (1)  |

#### DMDA: Delta data alignment

| D0 | Function                                                           |
|----|--------------------------------------------------------------------|
| 0  | Data alignment by default setting                                  |
| 1  | Data alignment please refer to 15.2 Output Data Alignment, default |

Remark: This function disable in UPS051 mode.

## AVGY: Average YUV interface Luminance Y setting

| D1 | Function                                               |
|----|--------------------------------------------------------|
| 0  | Only used odd Y sample for YUV conversion.             |
| 1  | Used odd and even Y sample for YUV conversion, default |

Remark: This function disable in UPS051/UPS052 mode



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 30/46 |

#### VLNC: Vertical line function (240/234 lines).

| D2 | Function                       |
|----|--------------------------------|
| 0  | Vertical line are 240, default |
| 1  | Vertical line are 234.         |

Remark: This function disable in UPS051 mode and 280x222 mode

#### GAMSEL: Gamma R table selection

| D4 | Function                   |
|----|----------------------------|
| 0  | Select GAM1 value, default |
| 1  | Select GAM2 value          |

#### T0:

| No | Address |     | D10 | D9 | D8 | D7 | D6    | D5 | D4   | D3 | D2 | D1   | D0 |
|----|---------|-----|-----|----|----|----|-------|----|------|----|----|------|----|
| T0 | 0x1     | ʻh4 | Х   | Х  | Х  | A  | VDDAD | J  | PDT  | Y  |    | FBV  |    |
|    |         |     |     |    |    |    | (0h)  |    | (0h) |    |    | (4h) |    |

#### FBV: DC-DC feedback voltage

| D2 | D1 | D0 | FB Voltage | D2 | D1 | D0 | FB Voltage    |
|----|----|----|------------|----|----|----|---------------|
| 0  | 0  | 0  | 0.4V       | 1  | 0  | 0  | 0.6V(Default) |
| 0  | 0  | 1  | 0.45V      | 1  | 0  | 1  | 0.65V         |
| 0  | 1  | 0  | 0.5V       | 1  | 1  | 0  | 0.7V          |
| 0  | 1  | 1  | 0.55V      | 1  | 1  | 1  | 0.75V         |

#### PDTY: PWM duty cycle selection for back light power converter

| D4 | D3 | PFM duty cycle |  |  |
|----|----|----------------|--|--|
| 0  | 0  | 75%(Default)   |  |  |
| 0  | 1  | 55%            |  |  |
| 1  | 0  | 60%            |  |  |
| 1  | 1  | 65%            |  |  |

#### AVDDADJ: AVDD voltage generator setting

| D7 | D6 | D5 | Voltage       | D7 | D6 | D5 | Voltage |
|----|----|----|---------------|----|----|----|---------|
| 0  | 0  | 0  | 4.3V(Default) | 1  | 0  | 0  | 4.7V    |
| 0  | 0  | 1  | 4.4V          | 1  | 0  | 1  | 4.8V    |
| 0  | 1  | 0  | 4.5V          | 1  | 1  | 0  | 4.9V    |
| 0  | 1  | 1  | 4.6V          | 1  | 1  | 1  | 5.0V    |

#### T1:



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 31/46 |

| No | Address |     | D10 | D9 | D8 | D7 | D6  | D5 | D4   | D3 | D2  | D1  | D0 |
|----|---------|-----|-----|----|----|----|-----|----|------|----|-----|-----|----|
| T1 | 0x3     | ʻh8 | Χ   | Х  | Χ  | Х  | AVG | Χ  | T352 |    | COI | NST |    |
|    |         |     |     |    |    |    | (0) |    | (0)  |    | (8  | h)  |    |

#### CONST: RGB contrast level adjustment. (0.125/Step)

| D3 | D2 | D1 | D0 | Level         |
|----|----|----|----|---------------|
| 0  | 0  | 0  | 0  | 0             |
| :  | :  | :  | :  | :             |
| 1  | 0  | 0  | 0  | 1.00(Default) |
| :  | :  | :  | :  | :             |
| 1  | 1  | 1  | 1  | 1.875         |

#### T352: Select UPS052 path and input data format for 352RGB

| D4 | Function                                                  |
|----|-----------------------------------------------------------|
| 0  | SEL setting timing, default                               |
| 1  | SEL setting don't care, input data for 352RGB (f= 27MHz). |

#### AVG: Data alignment to scaling down function select.

| D6 | Function                                    |  |  |  |  |  |
|----|---------------------------------------------|--|--|--|--|--|
| 0  | Data alignment by DMDA settling, default    |  |  |  |  |  |
| 1  | Data alignment with averaged and input data |  |  |  |  |  |

#### T2:

| No | Address |      | D10 | D9 | D8 | D7 | D6    | D5 | D4 | D3  | D2  | D1 | D0 |
|----|---------|------|-----|----|----|----|-------|----|----|-----|-----|----|----|
| T2 | 0x5     | 'h20 | Х   | Х  | Х  | Х  | VDCEN |    |    | VCO | MDC |    |    |
|    |         |      |     |    |    |    | (0)   |    |    | (20 | Oh) |    |    |

#### VCOMDC: VCOM DC level adjustment. (16mV/LSB)

| D5 | D4 | D3 | D2 | D1 | D0 | Voltage         |
|----|----|----|----|----|----|-----------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0.688V          |
| 0  | 0  | 0  | 0  | 0  | 1  | 0.704V          |
| :  | :  | :  | :  | :  | :  | :               |
| 1  | 0  | 0  | 0  | 0  | 0  | 1.200V(Default) |
| 1  | 0  | 0  | 0  | 0  | 1  | 1.216V          |
| :  | :  | :  | :  | :  | :  | :               |
| 1  | 1  | 1  | 1  | 1  | 1  | 1.696V          |



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 32/46 |

# VDCEN: Setting FRP output to add DC level

| D6 | Function                        |  |  |  |  |  |
|----|---------------------------------|--|--|--|--|--|
| 0  | External VCOM DC level, default |  |  |  |  |  |
| 1  | Internal VCOM DC level          |  |  |  |  |  |

#### T3:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3    | D2 | D1 | D0 |
|----|---------|-----|-----|----|----|----|----|----|----|-------|----|----|----|
| Т3 | 0x7     | ʻh4 | Х   | Х  | Х  | Х  |    |    |    | BRADJ |    |    |    |
|    |         |     |     |    |    |    |    |    |    | (40h) |    |    |    |

## BRADJ: Brightness level adjustment. (4LSB/Step)

| D6 | D5 | D4 | D3 | D2 | D1 | D0 | Level       |
|----|----|----|----|----|----|----|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | -256        |
| :  | :  | :  | :  | :  | :  | :  | :           |
| 1  | 0  | 0  | 0  | 0  | 0  | 0  | +0(Default) |
| :  | :  | :  | :  | :  | :  | :  | :           |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | +252        |

#### T4:

| No | Address |     | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|----|---------|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| T4 | 0x9     | ʻh0 | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | WN | SEL |
|    |         |     |     |    |    |    |    |    |    |    |    | (0 | h)  |

#### WNSEL: Wide and narrow display select.

| D[1:0] | Description              |  |  |  |
|--------|--------------------------|--|--|--|
| 00     | Normal display (Default) |  |  |  |
| 01     | Narrow display           |  |  |  |
| 10     | Wide display             |  |  |  |
| 11     | Normal display           |  |  |  |

Remark: This function disable in UPS051 mode

#### T5:

| No | Address |      | D10 | D9 | D8 | D7 | D6   | D5 | D4 | D3 | D2 | D1  | D0 |
|----|---------|------|-----|----|----|----|------|----|----|----|----|-----|----|
| T5 | 0xb     | 'h88 | Χ   | Χ  | Х  |    | S/   | AT |    |    | Н  | UE  |    |
|    |         |      |     |    |    |    | (8h) |    |    |    | 3) | Bh) |    |

HUE: YUV Hue adjustment (5Deg/LSB)

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025CN05 V0 Product Spec | Version | 0.3   |  |
|--------------------------|---------|-------|--|
|                          | Page    | 33/46 |  |

| D3 | D2 | D1 | D0 | Level      |
|----|----|----|----|------------|
| 0  | 0  | 0  | 0  | -40        |
| :  | :  | :  | :  | :          |
| 1  | 0  | 0  | 0  | 0(Default) |
| :  | :  | :  | :  | :          |
| 1  | 1  | 1  | 1  | 35         |

## SAT: YUV Saturation constant adjustment. (0.125/Step)

| D7 | D6 | D5 | D4 | Level      |
|----|----|----|----|------------|
| 0  | 0  | 0  | 0  | 0          |
| :  | :  | :  | :  | :          |
| 1  | 0  | 0  | 0  | 1(Default) |
| :  | :  | :  | :  | :          |
| 1  | 1  | 1  | 1  | 1.875      |

#### T6:

| No | Address |      | D10 | D9 | D8 | D7   | D6 | D5        | D4      | D3  | D2    | D1      | D0 |
|----|---------|------|-----|----|----|------|----|-----------|---------|-----|-------|---------|----|
| T6 | 0xd     | 'h18 | Х   | Х  | Х  | CHSL | Х  | VENDO     | OR[1:0] |     | VERSI | ON[3:0] |    |
|    |         |      |     |    |    | (0h) |    | (1h) (8h) |         | 3h) |       |         |    |

#### VERSION: show the ASIC version by 3-wire serial interface

| D3 | D2 | D1 | D0 | Function                      |
|----|----|----|----|-------------------------------|
| 0  | 0  | 0  | 0  | Version A                     |
| :  | :  | :  | :  | :                             |
| 0  | 1  | 1  | 1  | Version H                     |
| 1  | 0  | 0  | 0  | Shrinkage Version A (Default) |
| :  | :  | :  | :  | :                             |
| 1  | 1  | 1  | 1  | Shrinkage Version H           |

## VENDER: Show the ASIC vendor by 2-sire serial interface

| D5 | D4 | Function          |
|----|----|-------------------|
| 0  | 0  | Others            |
| 0  | 1  | Raydium (Default) |
| 1  | 0  | Others            |
| 1  | 1  | Others            |

#### **CHSL**: Panel select

| D7 | Function                    |
|----|-----------------------------|
| 0  | 480x242 resolution, default |
| 1  | 280x222 resolution          |



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 34/46 |

# C. Optical Specification (Note1, Note 2 and Note 3)

| Item          |            | Symbol                   | Condition                  | Min.  | Тур.  | Max.  | Unit              | Remark   |
|---------------|------------|--------------------------|----------------------------|-------|-------|-------|-------------------|----------|
| Response Time |            |                          |                            |       |       |       |                   |          |
| Rise          |            | Tr                       | θ=0°                       |       | 20    | 30    | ms                | Note 4   |
| Fall          |            | Tf                       | <del>0</del> =0            |       | 30    | 40    | ms                |          |
|               |            |                          |                            |       |       |       |                   |          |
| Contrast ra   | atio       | CR                       | At optimized viewing angle | 200   | 300   |       |                   | Note 5,6 |
|               | Тор        | $\Phi_{\mathrm{H}}$      |                            | 10    | 20    |       |                   |          |
| Viewing Angle | Bottom     | $oldsymbol{\Phi}_{ m L}$ | CB>10                      | 30    | 40    |       | deg.              | Note 7   |
| Viewing Angle | Left       | $	heta_{ m L}$           | CR≧10                      | 35    | 45    |       |                   | Note /   |
|               | Right      | $\theta_{\mathrm{R}}$    |                            | 35    | 45    |       |                   |          |
| Brightness    |            | Y <sub>L</sub>           | θ=0°                       | 200   | 250   |       | cd/m <sup>2</sup> | Note 8   |
|               | White      | Х                        | θ=0°                       | 0.255 | 0.305 | 0.355 |                   | TBD      |
|               | vvnite     | Y                        | θ=0°                       | 0.275 | 0.325 | 0.375 |                   | TBD      |
|               | Red        | Х                        | θ=0°                       | 0.541 | 0.591 | 0.641 |                   | TBD      |
| Chromoticity  | Reu        | Y                        | θ=0°                       | 0.296 | 0.346 | 0.396 |                   | TBD      |
| Chromaticity  | 0          | Х                        | θ=0°                       | 0.294 | 0.344 | 0.394 |                   | TBD      |
|               | Green      | Y                        | θ=0°                       | 0.507 | 0.557 | 0.607 |                   | TBD      |
|               | Blue       | Х                        | θ=0°                       | 0.110 | 0.160 | 0.210 |                   | TBD      |
|               | Diue       | Y                        | θ=0°                       | 0.072 | 0.122 | 0.172 |                   | TBD      |
| Uniformi      | Uniformity |                          | %                          | 70    | 75    |       | %                 | Note 10  |

Note 3.To be measured on the center area of panel with a field angle of 1°by Topcon luminance meter BM-5A, after 10 minutes operation.

Note 1. Ambient temperature =25°℃.

Note 2. To be measured in the dark room.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 35/46 |

#### Note 4. Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively.

The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.



Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Contrast ratio (CR)= Photo detector output when LCD is at "White" state

Photo detector output when LCD is at "Black" state

Note 6. White  $Vi=V_{i50} + 1.5V$ 

Black Vi=V<sub>i50</sub> ± 2.0V

"±" Means that the analog input signal swings in phase with COM signal.

" $\overline{+}$ " Means that the analog input signal swings out of phase with COM signal.

V<sub>i50</sub>: The analog input voltage when transmission is 50%

The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

Note 7. Definition of viewing angle,  $\phi$ , Refer to figure as below.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 36/46 |



Note 8. Measured at the center area of the panel in gray level 255

Note 9. Color Filter Arrangement





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 37/46 |

Note 10. Luminance Uniformity of these 9 points is defined as below:



Uniformity =  $\frac{\text{minimum luminance in 9 points (1-9)}}{\text{maximum luminance in 9 points (1-9)}}$ 



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 38/46 |

## D. Reliability Test Items

| No. | Test items                       | Conditions                                                                                                               | Remark                                      |
|-----|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 1   | High Temperature Storage         | Ta= 70°C 240Hrs                                                                                                          |                                             |
| 2   | Low Temperature Storage          | Ta= -25°C 240Hrs                                                                                                         |                                             |
| 3   | High Ttemperature Operation      | Tp= 60°C 240Hrs                                                                                                          |                                             |
| 4   | Low Temperature Operation        | Ta= 0°C 240Hrs                                                                                                           |                                             |
| 5   | High Temperature & High Humidity | Tp= 60°C. 90% RH 240Hrs                                                                                                  | Operation                                   |
| 6   | Heat Shock                       | -25°C~80°C, 50 cycle, 2Hrs/cycle                                                                                         | Non-operation                               |
| 7   | Electrostatic Discharge          | Air-mode : +/- 8kV<br>Contact-mode : +/- 4kV                                                                             | Note 2,3                                    |
| 8   | Vibration                        | Frequency range : 10~55Hz  Stoke : 1.5mm  Sweep : 10~55Hz~10Hz  2 hours for each direction of X,Y,Z  (6 hours for total) | Non-operation JIS C7021, A-10 condition A   |
| 10  | Mechanical Shock                 | 100G . 6ms, ±X,±Y,±Z 3 times for each direction                                                                          | Non-operation  JIS C7021,  A-7  condition C |
| 11  | Vibration (With Carton)          | Random vibration: 0.015G <sup>2</sup> /Hz from 5~200Hz –6dB/Octave from 200~500Hz                                        | IEC 68-34                                   |
| 12  | Drop (With Carton)               | Height: 60cm<br>1 corner, 3 edges, 6 surfaces                                                                            |                                             |

Note 1. Ta: Ambient temperature.

Note 2. ESD Testing Flow as the below,

Note 3. Make sure protection film(s) on top of polarizer or back of LCD module is(are) removed before test.





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 39/46 |

#### Note 3. ESD testing method.

1. Ambient: 24~26°€, 56~65%RH

2. Instruments: Noiseken ESS-2000,

3. Operation System: "CX40FL-B" and adapter "A025CN05"

4. Test Mode: Operating mode, test pattern: colorbar+8Gray scale

5. Test Method:

a. Contact Discharge: 150pF(330Ω) 1sec, 5 points, 10 times/point

b. Air Discharge: 150pF(330Ω) 1sec, 5 points, 10 times/point

6. Test point:



- 7. The metal casing is connected to power supply ground (0V) at four corners.
- 8. All register commands are repeating transfer.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 40/46 |

# E. Packing form





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 41/46 |

# Palletizing sequence (if necessary)

- (1). Box placement on wooden pallet
  - a. Place max 30 of corrugated boxes on wooden pallet and should not be pushed out of the pallet. (as showed below)
  - b. (420 \*6) \*5 layers: Max 30 boxes / pallet. (12600 pcs modules)
- (2). Apply stretch film. Corner angle and PE band
  - a. Stretch film should cover around whole pallet.
  - b. Apply corner angle to 4 top edge and 4 side edge of the pallet.
  - c. Select corner angle length by height of palletizing.
  - d. PE band number is depended on customer requirement and height of palletizing.

## (3). Labeling

- a. Apply shipping case label is depended on customer requirement.
- b. Apply care mark label at 4 side (Front / Back / Left / Right) on the pallet.
- c. Empty box label is applied if needed.
- d. Other package method or label are depended on customer requirement.



Note: Limit of box palletizing=Max 5 layers (ship and stock conditions) for air transport and marine transit.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 42/46 |

# F. Outline dimension





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 43/46 |

# G. Application note

# 1. Application circuit





| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 44/46 |

# 2. Stand-by timing



Fig. 1 Stand-by timing diagram

Note 1:During No DCLK, HSYNC and VSYNC can be stopped. But in all other cases HSYNC and VSYNC must be active.

Note 2: External signal: DCLK, VSYNC, DIN (D0 ~ D7), STB (By register)
Internal signal: DC/DC enable S1 ~ S480 (Source Driver output signal), FRP enable
G1 ~ G240 (Gate Driver output signal) and Charge Pump enable.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 45/46 |

# 3. Power on sequence



Note 1: External signal:  $V_{CC}$ ,  $PV_{DD}$ , DCLK, VSYNC, DIN (D0 ~ D7), STB (By register) Internal signal: DC/DC enable S1 ~ S480 (Source Driver output signal), FRP enable, G1 ~ G240 (Gate Driver output signal) and Charge Pump enable.



| A025CN05 V0 Product Spec | Version | 0.3   |
|--------------------------|---------|-------|
|                          | Page    | 46/46 |

# 4. Power off sequence



Note 1: External signal:  $V_{CC}$ ,  $PV_{DD}$ , DCLK, VSYNC, DIN (D0 ~ D7), STB (By register) Internal signal: DC/DC enable S1 ~ S480 (Source Driver output signal), FRP enable, G1 ~ G240 (Gate Driver output signal) and Charge Pump enable.